

Ain Shams University Cairo, Egypt Faculty of Engineering (ECE dept.)



Integrated Circuits Lab

## 1999-Y2K

# A Low Power 1-D DCT/IDCT Core

By Sherif T. EID

## **Abstract**

The project describes the design and implementation of a 1-Dimensional eight word DCT/IDCT (*Discrete Cosine Transform / Inverse Discrete Cosine Transform*) processor that can be used in most of video/audio compression CODECs, such as JPEG. The core was designed taking into consideration maximum area optimization. It can process audio frames and JPEG still images (compression and decompression), where high speed is an important issue. It can accept inputs with different resolutions, according to the mode selected the input word width can range from 8 to 12 bits. It consumes 768 clock cycles to process eight 12-bit words, and 512 cycles to process eight 8-bit words. The design was made using Mentor Graphics Tools for design entry and implementation, it was implemented using the AMS 0.8 micron CYB technology, simulated after extracting parasitics (Back Annotation). I'm currently working on implementing my design on Altera (FLEX10K) and Xilinx (XC4000E and Virtex) FPGAs.

## Free-DCT-L IP Core v1.0

The Free-DCT-L IP Core is an area-optimized core that performs Forward and Inverse 1D-eight Points Discrete Cosine Transforms. The core is designed to work in JPEG Still image and Audio compression CODECs where high -speed operation is not an issue; the top entity of the core is <a href="https://dct8\_slow.">dct8\_slow</a>. The Free-DCT-L Core has the following pinout configuration.



| din       | Serial Data input                       |  |
|-----------|-----------------------------------------|--|
| clk       | Clock                                   |  |
| reset     | Synchronous Reset                       |  |
| dctselect | Selects between forward and inverse DCT |  |
| mode      | Selects the resolution mode             |  |
| read      | Triggers to read the next output word   |  |
| next_in   | Triggers to input the next word         |  |
| doutput   | Data output port (parallel output)      |  |

#### **Architecture**

Calculation of the DCT coefficients can be made by the use of the following matrices

Matrix representation of the Forward Discrete Cosine Transform

X = M ? x

Matrix representation of the Inverse Discrete Cosine Transform

$$x = M^T ? X$$

Where

$$A = Cos (?/4)$$
  $B = Cos (?/8)$   $C = Sin (?/8)$   $D = Cos (?/16)$   
 $E = Cos (3?/16)$   $F = Sin (3?/16)$   $G = Sin (?/16)$ 

X Forward DCT coefficients matrix

X Input values matrix

The values A, B, C, D, E, F, G of the matrix  $\,M\,$  were extracted from the general formula that describes the 1-D DCT

$$G(y) = \sum_{v=0}^{7} F(v) \cos \left[ \frac{(2y+1)v\pi}{16} \right]$$

Where

- G(y) is the calculated DCT coefficient
- F(v) is the input data value

Detailed explanation of the Core architecture will be available in upcoming documents.



Block Diagram of the Free-DCT-L core

## How to use the Core

## I) Operating modes

Configuration inputs (*dctselect* and *mode(1 downto 0)*) control the modes of operation according to the following table

| dctselect        | When logic '1' the core performs Forward DCT, when logic '0' the core performs Inverse DCT         |         |
|------------------|----------------------------------------------------------------------------------------------------|---------|
|                  | This input controls the resolution of the input words to process according to the following values |         |
|                  | Logic "00"                                                                                         | 8 bits  |
| Mode(1 downto 0) | Logic "01"                                                                                         | 9 bits  |
|                  | Logic "10"                                                                                         | 10 bits |
|                  | Logic "11"                                                                                         | 12 bits |

### II) Timing

#### a) Inputting data

The core has a single serial data input, it accepts a **two's complement** representation of the input words of the chosen bit -width (according to **mode(1 downto 0)**). It outputs a signal **next\_in**, after one clock cycle of the rising edge of this signal the **LEAST SIGNIFICANT BIT** of the next input word is inserted taking into consideration that it will be evaluated in the core on the next rising edge of the clock. After that, the data input rate continues to be one bit per clock cycle until reaching the most significant bit of the word.



#### b) Reading output

The **read** signal can trigger an external register to connected to the **doutput** port to latch the value of the calculated DCT of IDCT word. The output is a 16 -bit word in two's complement representation.



When calculating 8-points, the core consumes 64\*(chosen resolution) clock cycles to evaluate the 8 DCT or IDCT coefficients, the two extremes are 512 cycles (8 -bit) and 768 cycles (12-bit).

**Note**: To guarantee proper operation the **reset** port must be force to '1' for a complete clock cycle at least (The core resets when **reset** is '1' on the next clock rising edge).

#### Considerations

?? The 8 words are entered serially during **K** cycles (where **K** = 8\**resolution*), the first **next\_in** rising edge happens after resetting by one cycle, it rises 8 times during the first **K** cycles. Then it takes the value '0' until a few cycles (*depends on resolution*) before the 8<sup>th</sup> rising edge of **read**.

While next\_in = '0' after the 8th word, the din values are ignored

Using mode "00" and a 100MHz clock the following results were obtained



Simulation results using a 100MHz Clock

?? Useful output bits are doutput(14 downto 0), doutput(15) can be ignored.

## **Design Implementation**

This core has been made using **Mentor Graphics** Tools for design entry and implementation. Mentor Graphics Packaged Power was used for VHDL entry, behavioral Simulation and Synthesis (*the new version of Packaged Power has been renamed to FPGA Advantage*). Mentor Graphics IC Station was used for layout generation, and QuickSim was used for timing simulation. The file **chipdct-l.gif** contains a snapshot of the layout.

The design was synthesized and implemented using AMS 0.8? CYB technology (AMS HIT Kit 2.40), after extracting parasitics and back-annotaion, timing simulation showed that the implemented chip can operate properly on clock frequencies up to 50 MHz. The area of the chip is about 3.8 mm<sup>2</sup> (The pad **doutput(16)** could be eliminated resulting in less area consumption)

I am currently working on implementing my design using Altera (FLEX10K) and Xilinx (XC4000E) FPGAs, the core uses about 3000 gates.

Please feel free to send me any queries or suggestions at <a href="mailto:sherif\_taher@ieee.org">sherif\_taher@ieee.org</a>

Sherif Taher Eid